A Torus-Based Hierarchical Optical-Electronic Network-on-Chip for Multiprocessor System-on-Chip
- 1 February 2012
- journal article
- research article
- Published by Association for Computing Machinery (ACM) in ACM Journal on Emerging Technologies in Computing Systems
- Vol. 8 (1), 1-26
- https://doi.org/10.1145/2093145.2093150
Abstract
Networks-on-chip (NoCs) are emerging as a key on-chip communication architecture for multiprocessor systems-on-chip (MPSoCs). Optical communication technologies are introduced to NoCs in order to empower ultra-high bandwidth with low power consumption. However, in existing optical NoCs, communication locality is poorly supported, and the importance of floorplanning is overlooked. These significantly limit the power efficiency and performance of optical NoCs. In this work, we address these issues and propose a torus-based hierarchical hybrid optical-electronic NoC, called THOE. THOE takes advantage of both electrical and optical routers and interconnects in a hierarchical manner. It employs several new techniques including floorplan optimization, an adaptive power control mechanism, low-latency control protocols, and hybrid optical-electrical routers with a low-power optical switching fabric. Both of the unfolded and folded torus topologies are explored for THOE. Based on a set of real MPSoC applications, we compared THOE with a typical torus-based optical NoC as well as a torus-based electronic NoC in 45nm on a 256-core MPSoC, using a SystemC-based cycle-accurate NoC simulator. Compared with the matched electronic torus-based NoC, THOE achieves 2.46X performance and 1.51X network switching capacity utilization, with 84% less energy consumption. Compared with the optical torus-based NoC, THOE achieves 4.71X performance and 3.05X network switching capacity utilization, while reducing 99% of energy consumption. Besides real MPSoC applications, a uniform traffic pattern is also used to show the average packet delay and network throughput of THOE. Regarding hardware cost, THOE reduces 75% of laser sources and half of optical receivers compared with the optical torus-based NoC.Keywords
This publication has 40 references indexed in Scilit:
- Full Recess Integration of Small Diameter Low Threshold VCSELs within Si-CMOS ICsOptics Express, 2008
- High-throughput silicon nanophotonic wavelength-insensitive switch for on-chip optical networksNature Photonics, 2008
- Cascaded active silicon microresonator array cross-connect circuits for WDM networks-on-chipPublished by SPIE-Intl Soc Optical Eng ,2008
- On-chip communication architecture explorationACM Transactions on Design Automation of Electronic Systems, 2007
- Predictions of CMOS compatible on-chip optical interconnectIntegration, 2007
- Approaching Ideal NoC Latency with Pre-Configured RoutesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2007
- Ultracompact optical buffers on a silicon chipNature Photonics, 2006
- Performance Evaluation and Design Trade-Offs for Network-on-Chip Interconnect ArchitecturesIEEE Transactions on Computers, 2005
- Optical solutions for system-level interconnectPublished by Association for Computing Machinery (ACM) ,2004
- Route packets, net wiresPublished by Association for Computing Machinery (ACM) ,2001