An Efficient Implementation of Generalized Delayed Signal Cancellation PLL
- 7 April 2015
- journal article
- research article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Power Electronics
- Vol. 31 (2), 1085-1094
- https://doi.org/10.1109/tpel.2015.2420656
Abstract
The phase, frequency, and amplitude of the fundamental-frequency positive-sequence component of the grid voltage are crucial information in control of most grid-connected power electronic based equipment. Often, a standard phase-locked loop (PLL) with a prefiltering stage is employed for the extraction of this information. Inspired by the concept of delayed signal cancellation (DSC), the generalized DSC (GDSC) operator has recently been introduced as an interesting option for the PLL prefiltering stage. In its typical structure, the GDSC operator extracts the grid fundamental component and feeds it to a conventional synchronous reference frame PLL (SRF-PLL). The frequency estimated by the SRF-PLL is then fed back to the GDSC operator to make it frequency adaptive. This structure, however, suffers from two main drawbacks: 1) the system is highly nonlinear, and therefore, it is difficult to ensure its stability under all circumstances; and 2) adapting the GDSC to grid frequency variations increases the implementation complexity and computational effort, particularly when the interpolation techniques are used for this purpose. To avoid these problems while maintaining high accuracy in the extraction of grid voltage quantities, an efficient and low-cost implementation of the GDSC-PLL is suggested in this paper. The proposed structure, which is called the enhanced GDSC-PLL (EGDSC-PLL), uses a nonadaptive GDSC operator as its prefiltering stage and corrects the phase-shift and amplitude scaling caused by this operator by using two units, called the phase-error compensator and amplitude-error compensator. The effectiveness of the EGDSC-PLL is confirmed through simulation and experimental results.Keywords
Funding Information
- Abadan Branch-Islamic Azad University
- Research Program on Microgrids
- Department of Energy Technology
- Aalborg University
- Spanish Ministry of Science and Innovation
- European Commission
- European Regional Development Fund (ERDF) (DPI2012-31283)
This publication has 33 references indexed in Scilit:
- Advantages and Challenges of a Type-3 PLLIEEE Transactions on Power Electronics, 2013
- A Novel Phase-Locked Loop Based on Frequency Detector and Initial Phase Angle DetectorIEEE Transactions on Power Electronics, 2012
- Phase-Locked Loop Based on Selective Harmonics Elimination for Utility ApplicationsIEEE Transactions on Power Electronics, 2012
- Problems of Startup and Phase Jumps in PLL SystemsIEEE Transactions on Power Electronics, 2011
- Digital Filters for Fast Harmonic Sequence Component Separation of Unbalanced and Distorted Three-Phase SignalsIEEE Transactions on Industrial Electronics, 2011
- Variable Sampling Period Filter PLL for Distorted Three-Phase SystemsIEEE Transactions on Power Electronics, 2011
- Tuning of Phase-Locked Loops for Power Converters Under Distorted Utility ConditionsIEEE Transactions on Industry Applications, 2009
- Update on IEC 61000-3-6: Harmonic Emission Limits for Customers Connected to MV, HV, and EHVPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2006
- Digital PLL control for single-phase photovoltaic systemIEE Proceedings - Electric Power Applications, 2006
- Frequency-domain analysis of three-phase linear current regulatorsIEEE Transactions on Industry Applications, 2001