IBM zEnterprise 196 microprocessor and cache subsystem
- 1 January 2012
- journal article
- Published by IBM in IBM Journal of Research and Development
- Vol. 56 (1.2), 1:1-1:12
- https://doi.org/10.1147/jrd.2011.2173962
Abstract
The IBM zEnterprise® 196 (z196) system, announced in the second quarter of 2010, is the latest generation of the IBM System z® mainframe. The system is designed with a new microprocessor and memory subsystems, which distinguishes it from its z10® predecessor. The system has up to 40% improvement in performance for traditional z/OS® workloads and carries up to 60% more capacity when compared with its z10 predecessor. The memory subsystem has four levels of cache hierarchy (L1 through L4) and constructs the L3 and L4 caches with embedded DRAM silicon technology, which achieves approximately three times the cache density over traditional static RAM technology. The microprocessor has 50% more decode and dispatch bandwidth when compared with the z10 microprocessor, as well as an out-of-order design that can issue and execute up to five instructions every single cycle. The microprocessor has an advanced branch prediction structure and employs enhanced store queue management algorithms. At the date of product announcement, the microprocessor was the fastest complex-instruction-set computing processor in the industry, running at a sustained 5.2 GHz, executing approximately 1,100 instructions, 220 of which are cracked into reduced-instruction-set computing-type operations, to achieve large performance gains in legacy online transaction processing and compute-intensive workloads.Keywords
This publication has 7 references indexed in Scilit:
- Server-class DDR3 SDRAM memory buffer chipIBM Journal of Research and Development, 2012
- IBM zEnterprise redundant array of independent memory subsystemIBM Journal of Research and Development, 2012
- The zEnterprise 196 System and MicroprocessorIEEE Micro, 2011
- The implementation of POWER7TM: A highly parallel and scalable multi-core high-end server processorPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2010
- IBM System z10 processor cache subsystem microarchitectureIBM Journal of Research and Development, 2009
- Design and microarchitecture of the IBM System z10 microprocessorIBM Journal of Research and Development, 2009
- Design of the IBM Enterprise System/9000 high-end processorIBM Journal of Research and Development, 1992