A Single-Chip CMOS Radio SoC for v2.1 Bluetooth Applications
- 1 February 2008
- conference paper
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE International Solid-State Circuits Conference
- No. 01936530,p. 364-620
- https://doi.org/10.1109/isscc.2008.4523208
Abstract
This paper presents a Bluetooth v2.1 compliant SoC that integrates all functions of a Bluetooth radio. The transceiver comprises a two-point modulated fractional-N synthesizer, a polar transmitter, and a 500 kHz IF receiver with minimal analog filtering. The radio architecture is chosen to minimize overall die area as well as power consumption for both the basic and enhanced data rates. The SoC is implemented in a standard 0.13 mum digital CMOS technology with a die area of 9.2 mm2, of which only 3.0 mm2 is occupied by the analog and RF blocks. The basic-rate radio draws a total supply current of 29.7 mA in the receive mode and 29.4 mA in the transmit mode.Keywords
This publication has 2 references indexed in Scilit:
- A polar modulator transmitter for EDGEPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2004
- A 43mW Bluetooth transceiver with -91dBm sensitivityPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003