Abstract
Extraction of source resistance in top contact thin film transistors is described using a gated three probe device structure. The three probes include source terminal, drain terminal and an electrode deposited outside the channel and kept open-circuited leading to unperturbed transistor operation. A measurement of floating potential of this probe together with a family of universal curves is presented which allows estimation of source resistance from dc measurements in linear mode of operation on a single device. Simulation and experimental results obtained for organic thin film transistors with Pentacene semiconductor demonstrate that the method gives estimates that are close to the values obtained from the relatively more complex transfer length measurement (TLM) technique. It is also shown that unlike the TLM method, the outside gated probe (OGP) technique is much less sensitive to errors in device parameters and variations in device dimensions such as the channel length.